Home / Regular Issue / JTAS Vol. 25 (S) Feb. 2017 / JST-S0129-2016

 

A Programmable CMOS Delay Line for Wide Delay Range Generation and Duty-Cycle Adjustability

Bilal I. Abdulrazzaq, Izhal Abdul Halin, Lee Lini, Roslina M. Sidek and Nurul Amziah Md. Yunus

Pertanika Journal of Tropical Agricultural Science, Volume 25, Issue S, February 2017

Keywords: CMOS delay line, synchronous counter, latches, delay element, delay range, duty cycle, linearity, PVT variations

Published on: 09 May 2017

A programmable CMOS delay line circuit with microsecond delay range and adjustable duty cycle is proposed. Through circuit simulation, approximately 2µs delay range can be achieved using 10-bit counter operating at a clock frequency of 500MHz. Utilising synchronous counters instead of synchronous latches has significantly reduced the large occupied active silicon area as well as the huge power consumption. The generated coarse time delay has shown excellent linearity and immunity to PVT variations. The proposed CMOS delay line is designed using a standard 0.13µm Silterra CMOS technology. The active layout area is (101 x 142) µm2, and the total power consumption is only 0.1 µW.

ISSN 1511-3701

e-ISSN 2231-8542

Article ID

JST-S0129-2016

Download Full Article PDF

Share this article

Recent Articles